## 2020 Fall - ECE 2220 Laboratory 6: Decoders and Encoders

## 1) Introduction

In this lab, you will start by building a "3-8 decoder", a block diagram for which is shown in the figure below. The decoder has 3 inputs (in0, in1, in2) and 8 outputs (out0, out1, out2, out3, out4, out5, out6, out7). Based on the input values only one output will be set to 1 with the remaining outputs set to 0. For example, the first row in the truth table indicates that if the inputs to the decoder are in0=0, in1=0, and in2=0, then out0=1 and the remaining outputs are set to 0. If instead the inputs to the decoder are in0=0, in1=1, and in2=1, then the fourth row of the truth table indicates output out3=1 and the remaining outputs are set to 0.



**2)** Complete the truth table below.

| In2 | in1 | in0 | out0 | out1 | out2 | out3 | out4 | out5 | out6 | out7 |
|-----|-----|-----|------|------|------|------|------|------|------|------|
|     |     |     |      |      |      |      |      |      |      |      |
|     |     |     |      |      |      |      |      |      |      |      |
|     |     |     |      |      |      |      |      |      |      |      |
|     |     |     |      |      |      |      |      |      |      |      |
|     |     |     |      |      |      |      |      |      |      |      |
|     |     |     |      |      |      |      |      |      |      |      |
|     |     |     |      |      |      |      |      |      |      |      |
|     |     |     |      |      |      |      |      |      |      |      |

- a) Implement the Verilog decoder behaviorally using only primitives (AND, OR, NOT etc.), or their symbols (\$, |,  $^{\sim}$  etc.). Run a function simulation of the code. Using 3 switches for the inputs and 8 LEDs to display the outputs on the DE10 board.
- b) Rewrite the code using a "case" statement. Run a behavioral simulation and show the result. Using the same input switches and output LEDs as the last part, download your code to the DE-10 board and show the working circuit.

## 3) Priority Encoders

A priority encoder is a "one-hot" encoder where each input has an associated priority level and the output identifies the input with the highest priority. The input with the highest priority is asserted and the rest of the inputs are ignored.

a) Design a 8-3 priority encoder where the 8 inputs are encoded in order such that in[7] has the highest priority and in[0] has the lowest priority. The data is only valid if another output, z=1. If no inputs are selected (In=0), z=0. Start by filling out the truth table below.

| In7 | In6 | In5 | In4 | In3 | In2 | in1 | in0 | out2 | out1 | out0 |
|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
|     |     |     |     |     |     |     |     |      |      |      |
|     |     |     |     |     |     |     |     |      |      |      |
|     |     |     |     |     |     |     |     |      |      |      |
|     |     |     |     |     |     |     |     |      |      |      |
|     |     |     |     |     |     |     |     |      |      |      |
|     |     |     |     |     |     |     |     |      |      |      |

b) Implement this circuit in Verilog using the row by row technique that was demonstrated in class. Create a Boolean expression for each row in the truth table. Calculate the output, Out[2:0], using these Boolean expressions. Run a simulation and include it in your report. Finally, download and run the code and show that it is working properly.